Cadence Collaborates with Arm to Accelerate Hyperscale Computing, 5G Communications SoC Development
Cadence Design Systems, Inc. announced that it is expanding its collaboration with Arm to speed hyperscale computing and 5G communications SoC development using Cadence® tools and the new Arm® Neoverse™ V1 and Neoverse N2 platforms. To build upon previous silicon successes where leading customers used the first-generation Arm Neoverse N1 platform and Cadence digital and verification tools on 7nm process technologies, Cadence optimized its digital and verification full flows to drive adoption of these latest platforms. Cadence also delivered comprehensive 5nm and 7nm RTL-to-GDS digital flow Rapid Adoption Kits (RAKs) to help customers optimize power, performance and area (PPA) goals and improve productivity.
Highlights:
Latest collaboration builds upon previous successes where leading server customers reached silicon on 7nm using the previous-generation Arm Neoverse N1 platform and Cadence tools
Cadence optimized its RTL-to-GDS digital full flow and delivered corresponding 5nm and 7nm RAKs for Arm Neoverse V1 and Neoverse N2 platforms, enabling designers to get to market faster
Cadence’s verification full flow enables Neoverse V1 and Neoverse N2 platform users to achieve highest verification throughput and preparedness for Arm SystemReady compliance
SAN JOSE, Calif., April 27, 2021 Cadence Design Systems, Inc. (Nasdaq: CDNS) today announced that it is expanding its collaboration with Arm to speed hyperscale computing and 5G communications SoC development using Cadence® tools and the new Arm® Neoverse™ V1 and Neoverse N2 platforms. To build upon previous silicon successes where leading customers used the first-generation Arm Neoverse N1 platform and Cadence digital and verificat
Cadence Design Systems, Inc.
Cadence Unveils Next-Generation Palladium Z2 and Protium X2 Systems to Dramatically Accelerate Pre‑Silicon Hardware Debug and Software Validation
Tuesday, April 6, 2021 1:54PM IST (8:24AM GMT)
Highlights:
New dynamic duo delivers 2X capacity and 1.5X higher performance compared to previous-generation Palladium Z1 and Protium X1 systems
Palladium Z2 emulation based on a new custom emulation processor offers fastest, most predictable compiles and most comprehensive pre-silicon hardware debug capabilities
Protium X2 prototyping based on latest Xilinx UltraScale+ VU19P FPGAs offers highest performance and fastest bring-up times for pre-silicon software validation of billion-gate designs
Cadence provides the most comprehensive solution for IP and SoC verification, hardware and software regressions, and early software development
April 6, 2021
Cadence Unveils Next-Generation Palladium Z2 and Protium X2 Systems to Dramatically Accelerate Pre-Silicon Hardware Debug and Software Validation
Highlights:
New dynamic duo delivers 2X capacity and 1.5X higher performance compared to previous-generation Palladium Z1 and Protium X1 systems
Palladium Z2 emulation based on a new custom emulation processor offers fastest, most predictable compiles and most comprehensive pre-silicon hardware debug capabilities
Protium X2 prototyping based on latest Xilinx UltraScale+ VU19P FPGAs offers highest performance and fastest bring-up times for pre-silicon software validation of billion-gate designs
Cadence provides the most comprehensive solution for IP and SoC verification, hardware and software regressions, and early software development
Cadence Unveils Next-Generation Palladium Z2 and Protium X2 Systems
Cadence Design Systems, Inc. announced the Cadence® Palladium® Z2 Enterprise Emulation and Protium™ X2 Enterprise Prototyping systems to handle the exponentially increasing system design complexity and time-to-market pressures. Building upon Cadence’s current industry-leading Palladium Z1 emulation and Protium X1 prototyping platforms, these next-generation systems enable the highest throughput pre-silicon hardware debug and pre-silicon software validation for the industry’s largest multi-billion-gate system-on-chip (SoC) designs. Dubbed the Cadence “dynamic duo” for its tight integration with unified compiler and interfaces, the next-generation emulation processors and Xilinx UltraScale+ VU19P FPGAs in these systems provide customers with 2X capacity and 1.5X performance improvements over their predecessors, allowing Cadence customers t